|
|
|
|
|
|
|
|
| ( 1 of 1 ) |
| United States Patent | 6,487,263 |
| Bianchessi ,   et al. | November 26, 2002 |
A digital circuit generates a phase synchronization signal for a digital input signal coded according to a biphase modulation. The phase synchronization signal is derived from a clock signal having a higher frequency than the maximum switching frequency of the digital input signal. The frequency of the clock signal is divided with a fully digital divider circuit having a non-integer ratio. The divider is self-synchronizing with the input digital signal. Control signals are used to enable or disable switching of the frequency divider. These control signals are generated by two circuits which sample the input signal with the master clock signal and analyze triplets of consecutive sampling values.
| Inventors: | Bianchessi; Marco (Sergnano, IT); Dalle Feste; Sandro (Novara, IT); Serina; Nadia (Castelcovati, IT); Angelici; Marco (Galliate Lombardo, IT) |
| Assignee: | STMicroelectronics S.r.l. (Agrate Brianza, IT) |
| Appl. No.: | 203704 |
| Filed: | December 2, 1998 |
| Dec 04, 1997[EP] | 97830644 |
| Current U.S. Class: | 375/361; 375/360; 375/375 |
| Intern'l Class: | H04L 007/02 |
| Field of Search: | 375/360,361,375,362,333,282 327/160,151 329/310 341/70,71 |
| 4185273 | Jan., 1980 | Gowan. | |
| 4661965 | Apr., 1987 | Maru | 375/361. |
| 4882546 | Nov., 1989 | Takamura et al. | 329/310. |
| 4992790 | Feb., 1991 | Montgomery. | |
| 5459765 | Oct., 1995 | Meyer et al. | |
| 5687193 | Nov., 1997 | Hassan | 375/282. |
| 5889820 | Mar., 1999 | Adams | 375/282. |
| 5901188 | May., 1999 | Roither | 375/360. |
| 6008746 | Dec., 1999 | White | 341/70. |
| Foreign Patent Documents | |||
| 0 425 302 | Oct., 1990 | EP | . |
"Differential Manchester Decoder Requiring Low Speed System Clock," IBM Technical Disclosure Bulletin, vol. 31, No. 10, Mar. 1989, pp. 100-103. |
|
|
|
|